Project Hardware Overview

0:45

Chat History
Project

Planning technical queries.

Formulating technical queries and plans.

Summarizing project context.

我将把原理图清至 ERC=0,包括清短路、逐引脚补电源/接地、完成各接口连线与隔离域。
计划概要
  1. 审核与定位:获取 ERC 列表;锁定短路与 Missing Power 根因(电源脚/地脚错网、残余门户)。
  2. 供电修复:逐引脚把 U1/U2/U3/IC3/U4/各 LM1117 的电源脚归入 V3V3_DIG,地脚归入“GND1 2”;校正 VIN24_IN→VIN24→V5;核对 ISO_3V3。
  3. 隔离 ADC:U5/U6 仅用 ISO_3V3 供电,DGND/AVSS/EP 仅接 GND2;标注≥8 mm/1500 VDC 隔离带。
  4. 接口连线:完成 2×RS‑485(含隔离、终端、TVS/CMC)、以太网 PHY↔磁件↔RJ45(含 ESD/屏蔽)、2×AI 与 6×DI、SoC↔DDR3L/eMMC(含时钟/复位)。
  5. 迭代验证:多轮运行 ERC 直至 0;更新项目备注与变更清单,导出初版 BOM。
请点击计划栏“Start”执行。
20 days
start
20 days

1:00

Chat History
Project
已生成可执行计划(状态:可执行)。我将按以下步骤推进,直到 ERC=0:
  • 规范电源/地并逐引脚修复
  • 完成 U5/U6 的隔离域(ISO_3V3/GND2,≥8 mm 标注)
  • 补齐 2×RS‑485、以太网、AI/DI、SoC↔DDR3L/eMMC 全部连线
  • 迭代运行 ERC、修复并更新变更记录与初版 BOM
请在计划栏点击“Start”开始执行。
20 days

Started implementing a plan

#Goal

- Finalize an ERC‐clean schematic for the MT‑SCT‑2025 board by correcting power/ground connections pin‑by‑pin, ensuring separation of the isolated ADS114S08 domain, wiring RS‑485, Ethernet (with PHY, magnetics, and RJ45), and AI/DI interfaces, and cleaning up the SoC↔DDR3L/eMMC connections. Additionally, prune duplicates while documenting all changes to reach an ERC=0 state.

#Implementation plan

1. **Power/Ground Normalization and Corrections**

1. Reassign and verify power nets (VIN24_IN, VIN24, V5, V3V3_DIG, and ISO_3V3) across the schematic.

2. Perform a pin‑by‑pin review and correction of power and ground connections for the SoC, DDR3L, eMMC, PHY, and buck regulators.

3. Remove stray portals and duplicate connections (retain the lowest‑index instance) and document these changes.

2. **Isolated ADS114S08 Domain Completion**

1. Route U5/U6 (ADS114S08 channel components) onto the ISO_3V3 rail and ensure that all associated grounds and EPs point to GND2 (isolated ground).

2. Implement an isolation band (≥8 mm clearance) between the isolated and main domains, explicitly marking it in the design.

3. Document all modifications in the schematic changes log.

3. **Interface Wiring**

1. RS‑485: Wire the two RS‑485 channels ensuring correct signal routing and termination.

2. Ethernet: Connect the DP83848 PHY to the magnetics (using part JK0654219) and route them through the RJ45 port with added protection (TVS/CMC).

3. AI/DI: Connect the 2 AI inputs and 6 DI channels, verifying logic level appropriateness.

4. SoC↔DDR3L/eMMC: Connect clock, reset, and data lines between the SoC, DDR3L (W632GU6NB‑15), and eMMC (KLM8G1GETF‑B041), following proper grouping and decoupling strategies.

5. Document interface wiring changes.

4. **ERC Run and Documentation Update**

1. Re-run ERC analysis and address any remaining issues until reaching ERC=0.

2. Update the schematic change log with detailed documentation of each corrected net and wiring modification.

3. Export the initial BOM with revised part mappings.

#Success criteria

- All power and ground nets are correctly assigned pin‑by‑pin with no stray connections and with duplicates pruned.

- The isolated ADS114S08 domain is fully compliant with the ≥8 mm isolation band and correctly tied to ISO_3V3/GND2.

- RS‑485, Ethernet, AI/DI, and SoC↔DDR3L/eMMC interfaces are completely wired and functional as per ERC checks.

- The ERC report shows 0 errors and full documentation of changes is complete.

20 days

Execution stopped by user.

7:21

Review (ERC/DRC)

Using Review (ERC/DRC) Tool.

Using Knowledge Base Tool.

Using Review (ERC/DRC) Tool.

20 days

Updated 5 connections

2:46

Connected U1:DDR_VDDQCK, U1:DDR_VDDQ, U1:DDR_VDDPLL, U1:DDRPLL_AVDD, U1:IVDD, U1:GIVDD, U1:GEMGXLPLL_AVDD, U1:COREPLL_AVDD, U1:VDD, U3:VCC, U3:VCCQ, U3:VDDI, U2:VREFCA, U2:VDDQ, U2:VDD, U2:VREFDQ, IC3:AVDD33, IC3:IOVDD33, IC1:VOUT, IC2:OUTPUT, IC2:VOUT, IC1:OUTPUT, U9:VCCA, U10:VCCA, U21:VCCA, U22:VCCA, U33:VCCA, U34:VCCA to ^V3V3_DIG

Connected L1:2 to ^VIN24 2

Connected F4:P2, U4:VIN, U4:~ON~/OFF, D10:~, D9:K to ^VIN24

Connected F4:P1 to ^VIN24_IN 2

Disconnected U1:DDR_VDDQCK, U1:DDR_VDDQ, U1:DDR_VDDPLL, U1:DDRPLL_AVDD, U1:IVDD, U1:GIVDD, U1:GEMGXLPLL_AVDD, U1:COREPLL_AVDD, U1:VDD, U2:VREFCA, U2:VDDQ, U2:VDD, U2:VREFDQ, U3:VCC, U3:VCCQ, U3:VDDI, IC3:AVDD33, IC3:IOVDD33, IC1:VOUT, IC1:OUTPUT, IC2:OUTPUT, IC2:VOUT, U9:VCCA, U10:VCCA, U21:VCCA, U22:VCCA, U33:VCCA, U34:VCCA, L1:2, F4:P2, U4:VIN, U4:~ON~/OFF, D10:~, D9:K, F4:P1

nets {

net GND2 = U35:VEE, U22:GNDB, U23:VEE, U11:VEE, U6:AVSS-SW, U6:AVSS, U6:DGND, U5:AVSS-SW, U5:AVSS, U5:DGND, U9:GNDB, U12:VEE, U10:GNDB, U34:GNDB, U24:VEE, U33:GNDB, U21:GNDB, U36:VEE;

net ISO_3V3 = U34:VCCB, U24:VCC1, U21:VCCB, U33:VCCB, U5:IOVDD, U5:DVDD, U6:IOVDD, U6:DVDD, U5:AVDD, U12:VCC1, U23:VCC1, U22:VCCB, U9:VCCB, U6:AVDD, U35:VCC1, U10:VCCB, IC6:VOUT, IC7:OUTPUT, IC6:OUTPUT, IC12:VOUT, IC7:VOUT, IC11:VOUT, IC12:OUTPUT, IC11:OUTPUT, U36:VCC1, U11:VCC1;

net GND1 2 = U2:VDD, U2:VREFDQ, IC3:AVDD33, IC3:IOVDD33, U34:VCCA, U33:VCCA, U22:VCCA, U21:VCCA, U10:VCCA, U9:VCCA, IC1:OUTPUT, IC2:VOUT, IC2:OUTPUT, IC1:VOUT, U2:VDDQ, U2:VREFCA, U3:VDDI, U3:VCCQ, U3:VCC, U1:VDD, U1:COREPLL_AVDD, U1:GEMGXLPLL_AVDD, U1:GIVDD, U1:IVDD, U1:DDRPLL_AVDD, U1:DDR_VDDPLL, U1:DDR_VDDQ, U1:DDR_VDDQCK;

net GND1 2 = IC7:ADJ/GND, IC3:IOGND, IC3:DGND, IC3:AGND, U2:VSS, U1:IVSS, IC11:ADJ/GND, D9:A, U4:GND_TAB, U4:GROUND, U34:GNDA, U10:GNDA, U9:GNDA, U33:GNDA, U21:GNDA, U22:GNDA, U1:VSS, U1:DDRPLL_AVSS, U2:VSSQ, U1:GIVSS, L1:1, IC12:ADJ/GND, U1:GEMGXLPLL_AVSS, IC1:ADJ/GND, U1:COREPLL_AVSS, U3:VSS, IC6:ADJ/GND, IC2:ADJ/GND;

net Net 7 = U1:IVDD, U1:VDD;

net V5 = U4:OUTPUT, U4:FEEDBACK, IC12:INPUT, IC2:INPUT, IC7:INPUT, IC6:INPUT, IC1:INPUT, IC11:INPUT;

net Net 8 = U1:DDR_VDDQ, U1:DDR_VDDPLL;

net VIN24 2 = L1:2;

net VIN24 = F4:P2, U4:VIN, U4:~ON~/OFF, D9:K, D10:~;

net VIN24_IN 2 = F4:P1;

}

20 days

Ready.




  • Ground
    A common return path for electric current. Commonly known as ground.
  • Net Portal
    Wirelessly connects nets on schematic. Used to organize schematics and separate functional blocks. To wirelessly connect net portals, give them same designator. #portal
  • Power Net Portal
    Wirelessly connects power nets on schematic. Identical to the net portal, but with a power symbol. Used to organize schematics and separate functional blocks. To wirelessly connect power net portals, give them the same designator. #portal #power
  • Generic Resistor
    A generic fixed resistor for rapid developing circuit topology. Save precious design time by seamlessly add more information to this part (value, footprint, etc.) as it becomes available. Standard resistor values: 1.0Ω 10Ω 100Ω 1.0kΩ 10kΩ 100kΩ 1.0MΩ 1.1Ω 11Ω 110Ω 1.1kΩ 11kΩ 110kΩ 1.1MΩ 1.2Ω 12Ω 120Ω 1.2kΩ 12kΩ 120kΩ 1.2MΩ 1.3Ω 13Ω 130Ω 1.3kΩ 13kΩ 130kΩ 1.3MΩ 1.5Ω 15Ω 150Ω 1.5kΩ 15kΩ 150kΩ 1.5MΩ 1.6Ω 16Ω 160Ω 1.6kΩ 16kΩ 160kΩ 1.6MΩ 1.8Ω 18Ω 180Ω 1.8KΩ 18kΩ 180kΩ 1.8MΩ 2.0Ω 20Ω 200Ω 2.0kΩ 20kΩ 200kΩ 2.0MΩ 2.2Ω 22Ω 220Ω 2.2kΩ 22kΩ 220kΩ 2.2MΩ 2.4Ω 24Ω 240Ω 2.4kΩ 24kΩ 240kΩ 2.4MΩ 2.7Ω 27Ω 270Ω 2.7kΩ 27kΩ 270kΩ 2.7MΩ 3.0Ω 30Ω 300Ω 3.0KΩ 30KΩ 300KΩ 3.0MΩ 3.3Ω 33Ω 330Ω 3.3kΩ 33kΩ 330kΩ 3.3MΩ 3.6Ω 36Ω 360Ω 3.6kΩ 36kΩ 360kΩ 3.6MΩ 3.9Ω 39Ω 390Ω 3.9kΩ 39kΩ 390kΩ 3.9MΩ 4.3Ω 43Ω 430Ω 4.3kΩ 43KΩ 430KΩ 4.3MΩ 4.7Ω 47Ω 470Ω 4.7kΩ 47kΩ 470kΩ 4.7MΩ 5.1Ω 51Ω 510Ω 5.1kΩ 51kΩ 510kΩ 5.1MΩ 5.6Ω 56Ω 560Ω 5.6kΩ 56kΩ 560kΩ 5.6MΩ 6.2Ω 62Ω 620Ω 6.2kΩ 62KΩ 620KΩ 6.2MΩ 6.8Ω 68Ω 680Ω 6.8kΩ 68kΩ 680kΩ 6.8MΩ 7.5Ω 75Ω 750Ω 7.5kΩ 75kΩ 750kΩ 7.5MΩ 8.2Ω 82Ω 820Ω 8.2kΩ 82kΩ 820kΩ 8.2MΩ 9.1Ω 91Ω 910Ω 9.1kΩ 91kΩ 910kΩ 9.1MΩ #generics #CommonPartsLibrary
  • Generic Capacitor
    A generic fixed capacitor ideal for rapid circuit topology development. You can choose between polarized and non-polarized types, its symbol and the footprint will automatically adapt based on your selection. Supported options include standard SMD sizes for ceramic capacitors (e.g., 0402, 0603, 0805), SMD sizes for aluminum electrolytic capacitors, and through-hole footprints for polarized capacitors. Save precious design time by seamlessly add more information to this part (value, footprint, etc.) as it becomes available. Standard capacitor values: 1.0pF 10pF 100pF 1000pF 0.01uF 0.1uF 1.0uF 10uF 100uF 1000uF 10,000uF 1.1pF 11pF 110pF 1100pF 1.2pF 12pF 120pF 1200pF 1.3pF 13pF 130pF 1300pF 1.5pF 15pF 150pF 1500pF 0.015uF 0.15uF 1.5uF 15uF 150uF 1500uF 1.6pF 16pF 160pF 1600pF 1.8pF 18pF 180pF 1800pF 2.0pF 20pF 200pF 2000pF 2.2pF 22pF 20pF 2200pF 0.022uF 0.22uF 2.2uF 22uF 220uF 2200uF 2.4pF 24pF 240pF 2400pF 2.7pF 27pF 270pF 2700pF 3.0pF 30pF 300pF 3000pF 3.3pF 33pF 330pF 3300pF 0.033uF 0.33uF 3.3uF 33uF 330uF 3300uF 3.6pF 36pF 360pF 3600pF 3.9pF 39pF 390pF 3900pF 4.3pF 43pF 430pF 4300pF 4.7pF 47pF 470pF 4700pF 0.047uF 0.47uF 4.7uF 47uF 470uF 4700uF 5.1pF 51pF 510pF 5100pF 5.6pF 56pF 560pF 5600pF 6.2pF 62pF 620pF 6200pF 6.8pF 68pF 680pF 6800pF 0.068uF 0.68uF 6.8uF 68uF 680uF 6800uF 7.5pF 75pF 750pF 7500pF 8.2pF 82pF 820pF 8200pF 9.1pF 91pF 910pF 9100pF #generics #CommonPartsLibrary
  • Generic Inductor
    A generic fixed inductor for rapid developing circuit topology. *You can now change the footprint and 3D model at the top level anytime you want. This is the power of #generics
  • Terminal
    Terminal
    An electrical connector acting as reusable interface to a conductor and creating a point where external circuits can be connected.
  • RMCF0805JT47K0
    47 kOhms ±5% 0.125W, 1/8W Chip Resistor 0805 (2012 Metric) Automotive AEC-Q200 Thick Film #forLedBlink
  • 875105359001
    10uF Capacitor Aluminum Polymer 20% 16V SMD 5x5.3mm #forLedBlink #commonpartslibrary #capacitor #aluminumpolymer #radialcan
  • CTL1206FYW1T
    Yellow 595nm LED Indication - Discrete 1.7V 1206 (3216 Metric) #forLedBlink
Wealthy Maroon Time Machine thumbnail
MT-SCT-2025 ERC Cleanup - GND1 2 canonical ground

Properties

Pricing & Availability

Distributor

Qty 1

Arrow

$64.72–$73.87

Digi-Key

$35.58–$45.48

LCSC

$560.89–$564.68

Mouser

$70.71–$75.51

TME

$20.95–$23.88

Verical

$60.87–$81.67

Assets

Assets are files uploaded to this project which can be used in various ways.

Controls